# CS & IT ENGINEERING

COMPUTER ORGANIZATION
AND ARCHITECTURE

**Cache Organization** 



Lecture No.- 03

### **Recap of Previous Lecture**







Topic

Cache Memory

Topic

Average Memory Access Time

## **Topics to be Covered**









#### **Topic: Cache Write or Write Propagation**







### **Topic: Cache Write or Write Propagation**



- 1. Write Through
- 2. Write Back



#### **Topic: Write Through**



CPU

Advantage :- No any inconsistency of content b/w Cache & mm.

Time consuming

Les because unite operat n'is performed always in mm irrespective of hit or miss in cachel.

If any block is replaced from cache at any point of time, then it is not written back in mm.











Adv: Time saving as compared to write through

Disadv: Inconsistency of content blow mm. & cache

If any block is replaced from Cache. (dirty block/modified block)
CPU performed write in that block perform write back for the block.

CPU did not perform write in that block ever directly replace the block without write back



#### **Topic: Write Allocate vs No Write Allocate**



sused with write back

Write Allocate: > from mm to cache

The block is loaded on a write miss.

No Write Allocate: -> used with write through

The block is modified in the main memory and not loaded into the cache.

cerite through Cache with no write allocate Read Hit Het Miss n is s content from mm. Perform Perform write in CPU reads mm & do hot write in required content Cache & main memory CPU brings missed bring missed block from cache block from mm to Simultaneously from mm to cache cache by replacing

of needed.

(replaced block is

overwritten)

write back with write allocation

Miss ril L Miss bring missed block CPU performs CPU reads reg. CPU reads Content from mm. from mm to cache, then perform the write cerite in reg. content CPU beings missed cache from cache block from mm operat is cache. to cache. If boading of block replaces If loading of block a block from cache then réplaces a block trom is dirty. Cache then write back if replaced block is



### Topic: T<sub>avg</sub> in Write Through Cache

Sim. accessed cache





#Q. A system has a write through cache with access time of 100ns and hit ratio of 90%. The main memory access time is 1000ns. The 70% of memory references are for read operations.



Average memory access time for read operations only



Average memory access time for write operations only



Average memory access time for read-write operations both



Effective Hit ratio

- 1.) Tangread = 0.9 \* 100 + 0.1 \* 1000 = 190 ns
- 2) Tangwite = tmm = 1000 ns
- y ∈H. hit rate = 0.7 \* 0.9 = 0.63



write back time = x \* block transfer time from cache to mem.

tom = 10 ms H = 80 % % of dirty blocks to be replaced = 2% block transfer time b/w cache & mem. = 200 ns write back policy (Hierarchical access)

$$Ans:$$

$$Tavg = 0.8 * 10 + 0.2 (10 + 200 + 0.02 * 200)$$

$$= 8 + 42.8$$

$$= 50.8 \text{ ns}$$



#Q. The memory access time is 1 nanosecond for a read operation with a hit in cache, 5 nanoseconds for a read operation with a miss in cache, 2 nanoseconds for a write operation with a hit in cache and 10 nanoseconds for a write operation with a miss in cache. Execution of a sequence of instructions involves 100 instruction fetch operations; 60 memory operand read operations and 40 memory operand write operations. The cache hitratio is 0.9. The average memory access time (in nanoseconds) in executing the sequence of instructions is?



- #Q. Size of data sent to main memory from CPU:
- For write hit, when a write through cache is used?
- For write miss, when a write through cache is used?
- For write hit, when a write back cache is used?
- For write miss, when a write back cache is used?



- #Q. Size of data sent from main memory to cache:
- For write hit, when a write through cache is used?
- For write miss, when a write through cache is used?
- For write hit, when a write back cache is used?
- For write miss, when a write back cache is used?



#Q. The memory access time is 2 nanosecond for a read operation with a hit in cache, 10 nanoseconds for a read operation with a miss in cache, 4 nanoseconds for a write operation with a hit in cache and 15 nanoseconds for a write operation with a miss in cache. Execution of a sequence of instructions involves 100 memory read operations and 60 memory write operations. The cache hit-ratio is 0.9. The average memory access time (in nanoseconds) in executing the sequence of instructions is?

tang read =  $0.9 \times 2 + 0.1 \times 10 = 2.8$  nsec tang weite =  $0.9 \times 4 + 0.1 \times 15 = 5.1$  nsec

Total mem references = 100 + 60 = 160% of read =  $\frac{100}{160}$ 1 of write =  $\frac{60}{160}$ 



### 2 mins Summary



Topic

**Cache Memory** 

Topic

Average Memory Access Time

Topic

Cache Write





## Happy Learning

THANK - YOU